- Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

#### description

These devices contain four independent 2-input-NAND gates.

The SN5400, SN54LS00, and SN54S00 are characterized for operation over the full military temperature range of  $-55\,^{\circ}\text{C}$  to 125 $^{\circ}\text{C}$ . The SN7400, SN74LS00, and SN74S00 are characterized for operation from 0 $^{\circ}\text{C}$  to 70 $^{\circ}\text{C}$ .

### FUNCTION TABLE (each gate)

| INPUTS |   | OUTPUT |
|--------|---|--------|
| A      | В | Y      |
| Н      | Н | L      |
| L      | X | н      |
| X      | L | н      |

## logic symbol†



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D, J, and N packages.

SN5400 . . . J PACKAGE SN54LS00, SN54S00 . . . J OR W PACKAGE SN7400 . . . N PACKAGE SN74LS00, SN74S00 . . . D OR N PACKAGE (TOP VIEW)

| 1A 🗆   | U14 VCC |
|--------|---------|
| 1B 🗆 2 | 13 4 B  |
| 1Y 📮 3 | 12 4A   |
| 2A 🗆 4 | 11 4Y   |
| 28 🗆 5 | 10 3 B  |
| 2Y 🗆 6 | 9 🕽 3A  |
| GND 7  | 8 3 Y   |
|        |         |

SN5400 . . . W PACKAGE (TOP VIEW)

| - 1A C |   | U14 |   | 4 Y |
|--------|---|-----|---|-----|
| 1 B [  | 2 | 13  | ] | 4 B |
| 1YC    | 3 | 12  | 3 | 4A  |
| Vcc    | 4 | 11  |   | GND |
| 2 Y [  | 5 | 10  | ] | 3 B |
| 2A [   | 6 | 9   | ] | 3A  |
| 2 B 🗀  | 7 | 8   | J | 3 Y |
|        |   |     |   |     |

SN54LS00, SN54S00 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

## logic diagram (positive logic)



1

SDLS029B - DECEMBER 1983 - REVISED FEBRUARY 2002

 Dependable Texas Instruments Quality and Reliability

## description

These devices contain six independent inverters.

SN5404...J PACKAGE
SN54LS04, SN54S04...J OR W PACKAGE
SN7404...D, N, OR NS PACKAGE
SN74LS04...D, DB, N, OR NS PACKAGE
SN74S04...D OR N PACKAGE
(TOP VIEW)

| 1A[<br>1Y[<br>2A[<br>2Y[<br>3A[<br>3Y[ | 1<br>2<br>3<br>4<br>5<br>6 | 14 VCC<br>13 6A<br>12 6Y<br>11 5A<br>10 5Y<br>9 4A |
|----------------------------------------|----------------------------|----------------------------------------------------|
| 3Y[]                                   | 6                          | 9 AA                                               |
| GND                                    | 7                          | 8 J 4Y                                             |

SN5404 ... W PACKAGE (TOP VIEW)



SN54LS04, SN54S04 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

# logic diagram (positive logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2002, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

## ORDERING INFORMATION

| TA             | PA        | ACKAGE†       | ORDERABLE PART NUMBER | TOP-SIDE<br>MARKING |  |
|----------------|-----------|---------------|-----------------------|---------------------|--|
|                |           | Tube          | SN7404N               | SN7404N             |  |
|                | PDIP - N  | Tube          | SN74LS04N             | SN74LS04N           |  |
|                |           | Tube          | SN74S04N              | SN74S04N            |  |
|                |           | Tube          | SN7404D               | 7404                |  |
| 000 / 7000     |           | Tube          | SN74LS04D             |                     |  |
| 0°C to 70°C    | SOIC - D  | Tape and reel | SN74LS04DR            | LS04                |  |
|                |           | Tube          | SN74S04D              |                     |  |
|                |           | Tape and reel | SN74S04DR             | S04                 |  |
|                | SOP - NS  | Tape and reel | SN7404NSR             | SN7404              |  |
|                |           | Tape and reel | SN74LS04NSR           | 74LS04              |  |
|                | SSOP - DB | Tape and reel | SN74LS04DBR           | LS04                |  |
|                |           | Tube          | SN5404J               | SN5404J             |  |
|                |           | Tube          | SNJ5404J              | SNJ5404J            |  |
|                | CDIP - J  | Tube          | SN54LS04J             | SN54LS04J           |  |
|                |           | Tube          | SN54S04J              | SN54S04J            |  |
| -55°C to 125°C |           | Tube          | SNJ54LS04J            | SNJ54LS04J          |  |
| -05 C to 125°C |           | Tube          | SNJ54S04J             | SNJ54S04J           |  |
|                |           | Tube          | SNJ5404W              | SNJ5404W            |  |
|                | CFP - W   | Tube          | SNJ54LS04W            | SNJ54LS04W          |  |
|                |           | Tube          | SNJ54S04W             | SNJ54S04W           |  |
|                | LCCC - FK | Tube          | SNJ54LS04FK           | SNJ54LS04FK         |  |
| adia a di di   |           | Tube          | SNJ54S04FK            | SNJ54S04FK          |  |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### **FUNCTION TABLE** (each inverter)

| INPUT<br>A | OUTPUT |
|------------|--------|
| Н          | L      |
| L          | н      |

SDLS131 - APRIL 1985 - REVISED MARCH 1988

- Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

#### description

These devices contain three independent 3-input AND gates.

The SN54LS11 and SN54S11 are characterized for operation over the full military temperature range of  $-55\,^{\circ}\text{C}$  to 125 °C. The SN74LS11 and SN74S11 are characterized for operation from 0 °C to 70 °C.

#### FUNCTION TABLE (each gate)

| INPUTS |   |   | OUTPUT |
|--------|---|---|--------|
| A      | В | С | Y      |
| Н      | Н | н | Н      |
| L      | X | X | L      |
| X      | L | x | L      |
| X      | X | L | L      |

## logic symbol†



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D, J, N, and W packages.

SN54LS11, SN74S11 . . . J OR W PACKAGE SN74LS11, SN74S11 . . . D OR N PACKAGE (TOP VIEW)

| 1A  | d1          | U 14 | Vcc |
|-----|-------------|------|-----|
| 1B  | $\square^2$ | 13   | 1C  |
| 2A  | <b>3</b>    | 12   | 1Y  |
| 2B  | □4          | 11   | 3C  |
| 2C  | □5          | 10   | 3B  |
| 2Y  | <b>□</b> 6  | е    | 3A  |
| GND | ď۶          | 8    | 3Y  |
|     |             |      |     |

SN54LS11, SN54S11 . . . FK PACKAGE (TOP VIEW)



NC-No internal connection

## logic diagram (positive logic)



#### **SDLS079**

## SN5420, SN54LS20, SN54S20, SN7420, SN74LS20, SN74S20 DUAL 4-INPUT POSITIVE-NAND GATES

DECEMBER 1983-REVISED MARCH 1988

- Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

#### description

These devices contain two independent 4-input NAND gates.

The SN5420, SN54LS20, and SN54S20 are characterized for operation over the full military range of  $-55\,^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$ . The SN7420, SN74LS20, and SN74S20 are characterized for operation from 0  $^{\circ}\text{C}$  to 70  $^{\circ}\text{C}$ .

#### **FUNCTION TABLE (each gate)**

| INPUTS |   |   |   | OUTPUT |
|--------|---|---|---|--------|
| A      | 8 | c | D | Y      |
| н      | Н | Н | н | L      |
| L      | X | × | X | Н      |
| X      | L | × | x | Н      |
| ×      | X | L | x | н      |
| X      | X | X | L | Н      |

#### logic symbol†



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

SN5420 . . . J PACKAGE SN54LS20. SN54S20 . . . J OR W PACKAGE SN7420 . . . N PACKAGE SN74LS20. SN74S20 . . . D OR N PACKAGE (TOP VIEW)

| 1A  |   | 1 | Ui | 中 | Vcc |
|-----|---|---|----|---|-----|
| 1B  |   | 2 | 10 | 力 | 2D  |
| NC  |   | 3 | 12 | 卢 | 2C  |
| 1C  |   | 4 | 11 | Ф | NC  |
| 10  |   | 5 | 10 | Þ | 2B  |
| 1Y  |   | 6 | 9  | b | 2A  |
| SND | d | 7 | 8  |   | 2Y  |

\$N5420 . . . W PACKAGE (TOP VIEW)

| 1A  | Фī         | U 14 | þ | 1D  |
|-----|------------|------|---|-----|
| 1Y  | <b>1</b> 2 | 13   |   | 1C  |
| NC  | <b>4</b> 3 | 12   |   | 18  |
| /cc |            | 11   |   | GND |
| NC  |            | 10   |   | 2Y  |
| 2A  | □6         | 9    |   | 2D  |
| 2B  | ď۶         | 8    |   | 2C  |
|     | -          |      |   |     |

SN54LS20, SN54S20 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### logic diagram



positive logic  $Y = \overline{A \cdot B \cdot C \cdot D}$  or  $Y = \overline{A} + \overline{B} + \overline{C} + \overline{D}$ 

PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters.



POS" OFFICE BOX 655012 . DALLAS, TEXAS 75265

Pin numbers shown are for D, J, N, and W packages.

DECEMBER 1983 - REVISED MARCH 1988

- Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

#### description

These devices contain four independent 2-input OR gates.

The SN5432, SN54LS32 and SN54S32 are characterized for operation over the full military range of -55°C to 125°C. The SN7432, SN74LS32 and SN74S32 are characterized for operation from 0°C to 70°C.

#### FUNCTION TABLE (each gate)

| INP | UTS | OUTPUT |
|-----|-----|--------|
| A   | В   | Y      |
| н   | х   | Н      |
| X   | н   | н      |
| L   | L   | L      |

#### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

SN5432, SN54LS32, SN54S32 . . . J OR W PACKAGE SN7432 . . . N PACKAGE SN74LS32, SN74S32 . . . D OR N PACKAGE (TOP VIEW)

|       | - |    | _     |
|-------|---|----|-------|
| 1A C  | 1 | U  | 4 VCC |
| 1B [  | 2 | 1: |       |
| 1Y C  | 3 | 13 | 2 4A  |
| 2A [  | 4 | 1  | 1 4Y  |
| 2B [  | 5 | 10 | 3B    |
| 2Y 🗀  | 6 | 9  | D-3A  |
| GND [ | 7 | 8  | 3Y    |
| 2000  | _ |    |       |

SN54LS32, SN54S32 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### logic diagram



positive logic

$$Y = A + B \text{ or } Y = \overline{\overline{A} \cdot \overline{B}}$$

Pin numbers shown are for D, J, N, or W packages.

## SN54150, SN54151A, SN54LS151, SN54S151, SN74150, SN74151A, SN74LS151, SN74S151 DATA SELECTORS/MULTIPLEXERS

DECEMBER 1972-REVISED MARCH 1988

- '150 Selects One-of-Sixteen Data Sources
- Others Select One-of-Eight Data Sources
- All Perform Parallel-to-Serial Conversion
- All Permit Multiplexing from N Lines to One Line
- Also For Use as Boolean Function Generator
- Input-Clamping Diodes Simplify System Design
- Fully Compatible with Most TTL Circuits

| TYPE   | TYPICAL AVERAGE        | TYPICAL     |  |
|--------|------------------------|-------------|--|
|        | PROPAGATION DELAY TIME | POWER       |  |
|        | DATA INPUT TO W OUTPUT | DISSIPATION |  |
| 150    | 13 ns                  | 200 mW      |  |
| 151A   | 8 ns                   | 145 mW      |  |
| 'LS151 | 13 ns                  | 30 mW       |  |
| 'S151  | 4.5 ns                 | 225 mW      |  |

#### description

These monolithic data selectors/multiplexers contain full on-chip binary decoding to select the desired data source. The '150 selects one-of-sixteen data sources; the '151A, 'LS151, and 'S151 select one-of-eight data sources. The '150, '151A, 'LS151, and 'S151 have a strobe input which must be at a low logic level to enable these devices. A high level at the strobe forces the W output high, and the Y output (as applicable) low.

The '150 has only an inverted W output; the '151A, 'LS151, and 'S151 feature complementary W and Y outputs.

The '151A and '152A incorporate address buffers that have symmetrical propagation delay times through the complementary paths. This reduces the possibility of transients occurring at the output(s) due to changes made at the select inputs, even when the '151A outputs are enabled (i.e., strobe low).



SN54151A, SN54LS151, SN54S151...J OR W PACKAGE SN74151A...N PACKAGE SN74LS151, SN74S151...D OR N PACKAGE

| (TC    | P VIEW          | <b>(</b> ) |
|--------|-----------------|------------|
| D3 🛮 1 | U <sub>16</sub> | ] vcc      |
| D2 🗆 2 | 15              | D4         |
| D1 🛛 3 | 14              | ] D5       |
| D0 ∏4  | 13              | ] D6       |
| Y 🔲 5  | 12              | D7         |
| W □ 6  | 11              | ] A        |

GND B

SN54LS151, SN54S151...FK PACKAGE (TOP VIEW)

10 B



NC - No internal connection

## SN54150, SN54151A, SN54LS151, SN54S151, SN74150, SN74151A, SN74LS151, SN74S151 DATA SELECTORS/MULTIPLEXERS

logic symbols†



'151A, 'LS151, 'S151 G (11) (10) В C (9) (4) DO (5) Y D1 (3) (6) W (2) O2 (1) D3 D4 (15) O5 (14) O6 (13) D7 (12)

<sup>†</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are D, J, N, and W packages.

'150 FUNCTION TABLE

|   |     | ОПТРИТ |   |        |     |  |  |  |  |
|---|-----|--------|---|--------|-----|--|--|--|--|
|   | SEL | EC1    | ٢ | STROBE |     |  |  |  |  |
| D | С   | В      | A | Ğ      | W   |  |  |  |  |
| Х | ×   | X      | X | Н      | н   |  |  |  |  |
| L | L   | L      | L | L      | EO  |  |  |  |  |
| L | L   | L      | Н | L      | E1  |  |  |  |  |
| L | L   | H      | L | L<br>L | E2  |  |  |  |  |
| L | L   | H      | H | L      | E3  |  |  |  |  |
| L | Н   | L      | L | L      | Ē4  |  |  |  |  |
| L | Н   | L      | Н | L      | E5  |  |  |  |  |
| L | Н   | Н      | L | L      | E6  |  |  |  |  |
| L | Н   | Н      | н | L      | E7  |  |  |  |  |
| Н | L   | L      | L | L      | E8  |  |  |  |  |
| Н | L   | L      | Н | L      | E9  |  |  |  |  |
| Н | L   | н      | L | L      | E10 |  |  |  |  |
| н | L   | Н      | н | L      | E11 |  |  |  |  |
| н | н   | L      | L | L      | E12 |  |  |  |  |
| Н | Н   | L      | н | L      | E13 |  |  |  |  |
| н | н   | Н      | L | L      | E14 |  |  |  |  |
| н | Н   | Ĥ      | н | L      | E15 |  |  |  |  |

'151A, 'LS151, 'S151 FUNCTION TABLE

|   | - 11 | NPUT | rs     | OUTPUTS |    |  |  |
|---|------|------|--------|---------|----|--|--|
| S | ELEC | т    | STROBE |         |    |  |  |
| С | В    | Α    | Y      | W       |    |  |  |
| X | X    | X    | Н      | L       | Н  |  |  |
| L | L    | L    | L      | DO      | DO |  |  |
| L | L    | Н    | L      | DI      | D1 |  |  |
| L | H    | L    | L      | D2      | 02 |  |  |
| L | H    | Н    | L      | D3      | D3 |  |  |
| H | L    | L    | L      | D4      | D4 |  |  |
| Н | L    | Н    | L      | D5      | D5 |  |  |
| H | Н    | L    | L      | D6      | D6 |  |  |
| Н | Н    | Н    | L      | D7      | D7 |  |  |

H = high level, L = low level, X = irrelevant

 $\overline{EO}$ ,  $\overline{E1}$  . . .  $\overline{E15}$  = the complement of the level of the respective E input

DO, D1 . . . D7 = the level of the D respective input

DECEMBER 1972 - REVISED MARCH 88

- '154 is Ideal for High-Performance Memory Decoding
- Decodes 4 Binary-Coded Inputs into One of 16 Mutually Exclusive Outputs
- Performs the Demultiplexing Function by Distributing Data From One Input Line to Any One of 16 Outputs
- Input Clamping Diodes Simplify System Design
- High Fan-Out, Low-Impedance, Totem-Pole Outputs
- Fully Compatible with Most TTL and MSI Circuits

TYPICAL AVERAGE
PROPAGATION DELAY
3 LEVELS OF LOGIC STROBE

TYPICAL POWER DISSIPATION

19 ns

170 mW

#### description

Each of these monolithic, 4-line-to-16-line decoders utilizes TTL circuitry to decode four binary-coded inputs into one of sixteen mutually exclusive outputs when both the strobe inputs, G1 and G2, are low. The demultiplexing function is performed by using the 4 input lines to address the output line, passing data from one of the strobe inputs with the other strobe input low. When either strobe input is high, all outputs are high. These demultiplexers are ideally suited for implementing high-performance memory decoders. For ultra-high speed systems, SN54S138/SN74S138 and SN54S139/SN74S139 are recommended.

These circuits are fully compatible for use with most other TTL circuits. All inputs are buffered and input clamping diodes are provided to minimize transmission-line effects and thereby simplify system design.

The SN54154 is characterized for operation over the full military temperature range of  $-55\,^{\circ}\text{C}$  to 125 $\,^{\circ}\text{C}$ . The SN74154 is characterized for operation from 0 $\,^{\circ}\text{C}$  to 70 $\,^{\circ}\text{C}$ .

SN54154 . . . J OR W PACKAGE SN74154 . . . N PACKAGE (TOP VIEW)



logic symbols (alternatives)† \_





<sup>1</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

PRODUCTION DATA documents contain information current as of publication data. Products conform to specifications per the terms of Taxas instruments standard warrenty. Production processing does not necessarily include testing of all parameters.



FUNCTION TABLE

|    |    | IN | PUTS |   |   |     |   |   |   |   |   |   | OUT | PUTS |   |    |    |    |    |    |    |
|----|----|----|------|---|---|-----|---|---|---|---|---|---|-----|------|---|----|----|----|----|----|----|
| G1 | Ğ2 | D  | С    | В | Α | 0   | 1 | 2 | 3 | 4 | 5 | 6 | 7   | 8    | 9 | 10 | 11 | 12 | 13 |    |    |
| L  | L  | L  | L    | L | L | L   | н | н | н | Н | Н | н | Н   | н    | Н | Н  |    |    |    | 14 | 15 |
| L  | L  | L  | L    | L | н | н   | L | н | н | н | н | н | н   | Н    | н | н  | н  | н  | Н  | Н  | н  |
| L  | L  | L  | L    | н | L | н   | Н | L | н | н | н | н | н   | Н    |   |    |    | Н  | н  | н  | Н  |
| L  | L  | L  | L    | н | н | Н   | Н | Н | L | Н | н | н | Н   | Н    | н | Н  | н  | н  | Н  | Н  | Н  |
| L  | L  | L  | н    | L | L | Н   | н | н | Н | L | н | н | Н   | Н    | н | н  | н  | Н  | н  | н  | Н  |
| L  | L  | L  | н    | L | н | Н   | н | н | н | н | 1 | Н |     |      | н | н  | н  | Н  | н  | Н  | Н  |
| L  | L  | L  | H    | н | L | н   | н | н | н | н | н | , | н   | н    | н | Н  | Н  | н  | н  | н  | Н  |
| L  | L  | L  | н    | н | н | н   | н | н | н | н | н | L | н.  | н    | Н | н  | H  | Н  | н  | Н  | Н  |
| L  | L  | н  | L    | L | L | н   | Н | н | н | н | Н | н | L   | н    | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L  | L  | н  | L    | L | н | Н   | н | н | н | Н | Н | Н | н   | L    | Н | Н  | Н  | Н  | Н  | н  | H  |
| L  | L  | н  | L    | н | L | Н   | Н | н | н | Н |   | н | н   | Н    | L | Н  | н  | Н  | Н  | Н  | Н  |
| L  | L  | н  | L    | н | н | : H | н | н | н | Н | н | н | Н   | Н    | H | L  | Н  | Н  | Н  | н  | Н  |
| L  | L  | н  | н    | L | L | Н   | н | н | н | н |   | н | н   | н    | н | н  | L  | н  | Н  | н  | Н  |
| L  | L  | н  | н    | L | н | н   | н | н | н | н | н | н | н   | н    | н | н  | н  | L  | Н  | Н  | Н  |
| L  | L  | Н  | н    | н | L | Н   | н | н | н | н | Н |   | н   | н    | н | н  | Н  | н  | L  | Н  | Н  |
| L  | L  | н  | н    | н | н | н   | н | н | н | Н | Н | н | н   | н    | Н | Н  | Н  | Н  | H  | L  | Н  |
| L  | н  | ×  | ×    | X | × | н   | н | н | н | Н | Н |   |     | н    | н | Н  | н  | Н  | Н  | Н  | L  |
| Н  | L  | ×  | ×    | × | × | н   | н | н | Н | н | Н | Н | н   | н    | н | н  | Н  | Н  | Н  | н  | Н  |
| Н  | н  | ×  | ×    | × | x | н   | Н | н | н | н | Н | Н | н   | Н    | н | н  | н  | н  | H  | н  | Н  |

H = high level, L = low level, X = irrelevant

### schematics of inputs and outputs





logic diagram (positive logic)

